

## SRM Institute of Science and Technology College of Engineering and Technology School of Computing

SRM Nagar, Kattankulathur – 603203, Chengalpattu District, Tamilnadu

Academic Year: 2023-24 (EVEN)

B.Tech-Computer Science & Engineering SET - B

Test: CLA-T2
Course Code & Title: 18CSE419T & GPU Programming

Date: 28.03.2024 Duration: 2 periods

Year & Sem: III Year /VI Sem Max. Marks: 50

## **Course articulation matrix:**

|      | PO | PSO | PSO | PSO |
|------|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|
|      | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 1   | 2   | 3   |
| CO-1 | 3  |    |    |    |    |    |    |    |    |    |    |    |     |     | 3   |
| CO-2 |    | 3  | 2  |    |    |    |    |    |    |    |    |    |     |     | 3   |
| CO-3 |    | 3  | 3  |    |    |    |    |    |    |    |    |    |     |     | 3   |
| CO-4 |    | 3  | 3  |    |    |    |    |    |    |    |    |    |     |     | 3   |
| CO-5 |    |    | 3  | 1  |    |    |    |    |    |    |    | ·  | 2   |     | 3   |

|              | Part – A(1*10=10 Marks) Answer All the Questions                                                                                                                                                                                |           |        |         |             |                |  |  |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|---------|-------------|----------------|--|--|
| Q.<br>N<br>o | Questions                                                                                                                                                                                                                       | Mark<br>s | B<br>L | СО      | P<br>O      | PI<br>Cod<br>e |  |  |
| 1            | Calling a kernel is typically referred to as  a) Kernel Thread b) Kernel initialization c) Kernel termination d) Kernel invocation Ans: D                                                                                       | 1         | 1      | CO<br>3 | 2<br>&<br>3 | 4.2.1          |  |  |
| 2            | The CUDA architecture consists of parallel computing kernels and functions  a) RISC b) CISC c) PTX d) ZISC Ans: C                                                                                                               | 1         | 1      | CO<br>3 | 2<br>&<br>3 | 4.2.1          |  |  |
| 3            | The maximum number of threads that can be launched in a specific block is  a) 8 b) 32 c) 256 d) 1024 Ans: D                                                                                                                     | 1         | 1      | CO<br>3 | 2<br>&<br>3 | 4.2.1          |  |  |
| 4            | NVDIA CUDA warp is made up of how many threads?  a) 512 b) 1024 c) 312 d) 32 Ans: D                                                                                                                                             | 1         | 1      | CO<br>3 | 2<br>&<br>3 | 4.2.1          |  |  |
| 5            | For a vector addition, assume that the vector length is 2000, each thread calculates one output element and the thread block size is 512 threads. How many threads will be in the grid?  a) 2000 b) 2024 c) 2048 d) 2096 Ans: C | 1         | 1      | CO<br>3 | 2<br>&<br>3 | 4.2.1          |  |  |

Register number NVDIA calls occupancy as the ratio of a) Resident-warps/maximun-warps 2 b) Maximum-warps/resident-warps CO 1 1 & 4.2.1 c) Resident-grids/maximum-grids 3 d) Maximum-blocks/resident-grids Ans: A The page -locked memory is also referred to as a) Constant memory 2 b) Zero-copy memory CO 1 1 & 4.2.1 c) Pinned memory 3 d) Texture memory Ans: B If a variable a is host variable and dev a is a device variable to allocate a memory to dev\_a. Select the correct statement. a) Cudamalloc(&dev a,sizeof(int)) CO b) Malloc(&dev a,size of (int)) 1 1 & 4.2.1 3 c) Cudamalloc (void \*\*)&dev a, size of (int)) d) Malloc (void \*\*)&dev a size of (int)) Ans: C Threads are scheduled to run on an SM as a a) Thread 2 CO b) Block 1 1 & 4.2.1 c) Warp d) Grid Ans: B 10 Which one is not an off-chip memory in GPU? a) Cache memory b) Global memory CO 3 1 4.2.1 1 c) Texture memory d) Constant memory Ans: A

## Part – B (4\*4=16 marks) Answer any four Questions

| Q.<br>N         | Question                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Mark<br>s | B<br>L | CO   | P<br>O      | PI<br>Cod |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|------|-------------|-----------|
| <b>o</b><br>111 | With a neat sketch showcase the steps involved in the GPU program execution model.  CUDA Model of Execution  Program Initialization Sequential Execution Host and GPU run concurrently  Sequential Execution Host waits for GPU completion  Sequential Execution Program Termination  FIGURE 6.2  The GSLP CUDA execution model. The host machine may continue execution (default behavior) or may block, waiting for the completion of the GPU threads. | 4         | 2      | CO 2 | 2<br>&<br>3 | 4.2.1     |

| Regis | ter number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |   |             |             |       |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|-------------|-------------|-------|
| 12    | <ul> <li>What is zero-copy memory in GPU? What is the need for it?</li> <li>Zero-copy memory is a term used to convey that no explicit memory transfer between the host and the device needs to be initiated.</li> <li>Another, less fashionable term used for the same concept is mapped memory.</li> <li>Mapped memory is page-locked memory that can be mapped to the address space of the device.</li> <li>So, we have a memory region with two addresses: one for access from the host and one for access from the device.</li> <li>A transfer across the PCIe bus will be initiated by the CUDA run-time upon the first attempt to access a region of memory that is designated as mapped memory, stalling the active kernel while it is taking place.</li> <li>This process may sound inefficient, but there is still justification for using mapped memory:</li> <li>It makes the program logic simpler because there is no need to separately allocate device memory and transfer the data from the host. This can be a viable option for early development phases that involve porting CPU code to CUDA. Devoting lengthy parts of the code for memory transfers may be a distraction that can be reserved for the later stages, when the core logic of the program behaves as expected.</li> <li>The CUDA run-time can automatically overlap kernel-originating memory transfers with another kernel execution. This can boost performance without the need for using streams.</li> <li>For low-end systems where the CPU and the GPU share the same physical RAM, no transfer ever takes place, making the use of mapped memory in such cases a no-brainer.</li> </ul> | 4 | 3 | CO 2 & CO 3 | 2<br>&<br>3 | 4.2.1 |
| 13    | Identify and state the tools used for profiling the CUDA programs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4 | 3 | CO<br>3     | 2<br>&<br>3 | 4.2.1 |
| 14    | List the CUDA functions used in memory hierarchy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4 | 3 | CO<br>3     | 2<br>&<br>3 | 4.2.1 |
| 15    | <ul> <li>What is shared memory in GPU? What is the uses of it?</li> <li>Shared memory is a block of fast on-chip RAM that is shared among the cores of an SM.</li> <li>Each SM gets its own block of shared memory, which can be viewed as a user-managed L1 cache.</li> <li>In Fermi and Kepler architectures, shared memory and L1 cache are actually part of the same on-chip memory that can be programmatically partitioned in different ways.</li> <li>Currently, each SM in both architectures sports 64 KB RAM that can be partitioned as 16 KB/48 KB or 48 KB/16 KB to serve these two roles.</li> <li>Compute-Capability 3.x devices also have the option of a 32 KB/32 KB split.</li> <li>Compute-Capability 1.x devices come with only 16 KB shared memory and no L1 cache.</li> <li>A programmer can specify the preferred device-wide arrangement by calling the cudaDeviceSetCacheConfig function.</li> <li>A preferred kernel-specific arrangement can be also set with the cudaFuncSetCacheConfig function.</li> <li>Both of these functions set only a preference.</li> <li>Shared memory can be used in the following capacities:  <ul> <li>As a holding place for very frequently used data that</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4 | 3 | CO<br>3     | 2<br>&<br>3 | 4.2.1 |

Register number would otherwise require global memory access As a fast *mirror* of data that reside in global memory, if they are to be accessed multiple times As a fast way for cores within an SM, to share data Shared memory can be statically or dynamically allocated. Static allocation can take place if the size of the required arrays is known at compile time. **Dynamic allocation** is needed if shared memory requirements can be only calculated at run-time, i.e., upon kernel invocation. Part – C (2\*12=24 marks)**Answer any four Questions** Write a CUDA program to illustrate the vector addition using single thread block. #include <stdio.h> #include<time.h> #include<math.h> \_global\_\_ void vecAdd\_kernel\_UsingManyBlocks(int \*d a, int \*d b, int \*d c, int N) //int tid = threadIdx.x;// threadIdx.x returns thread IDs local to each thread block int gid = threadIdx.x + blockIdx.x \* blockDim.x; c[gid] = a[gid] + b[gid];if(tid < N) // To avoid out of order memory access by thread d c[tid] = d a[tid] + d b[tid];2 CO 12 3 & 4.2.1 void vecAddCPU(int \*h a, int \*h b, int \*h c, int N) { int i; for(i = 0; i < N; i++) { h c[i] = h a[i] + h b[i];

}

int main()

int i, N = 16;

/\*\*\*\*\* Allocation on CPU

\*\*\*\*\*\*\*\*\*\*\*

```
int *h_a = (int *)malloc(N * sizeof(int)); //
Memory allocation on CPU for vector h a input
 int *h b = (int *)malloc(N * sizeof(int)); //
Memory allocation on CPU for vector h b input
 int *h c = (int *)malloc(N * sizeof(int)); //
Memory allocation on CPU for vector h c output
 int *hr c = (int *)malloc(N * sizeof(int));//
Memory allocation on CPU for vector hr_c output from
 int *d a, *d b, *d c; // Decleration of GPU
variables
  /***** Data initialization on
Cbfl ********************
   for (i = 0; i < N; i++)
    h a[i] = 2;
    h b[i] = 2;
    h c[i] = 0;
    hr c[i] = 0;
   /*
   for(i = 0; i < N; i++)
    printf("\n h_c[%d] = %d",i,h_c[i]);
   }
 /***** 2. Memory allocation on
GPU ****************************/
   cudaMalloc((void **)&d_a, N*sizeof(int)); //
Allocate memory on GPU for variable d a input
  cudaMalloc((void **)&d b, N*sizeof(int)); //
Allocate memory on GPU for variable d b input
  cudaMalloc((void **)&d c, N*sizeof(int)); //
Allocate memory on GPU for variable d c output
  /**************** 3. Transfer data from Host to
Device ***************/
 cudaMemcpy(d_a, h_a, N*sizeof(int),
cudaMemcpyHostToDevice); // Copy data from Host to
Device for vector a
```

| Register number                                                                                                                                                                                                                                                                                              |    |   |         |             |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---------|-------------|-------|
| <pre>cudaMemcpy(d_b, h_b, N*sizeof(int), cudaMemcpyHostToDevice); // Copy data from Host to Device for vector b</pre>                                                                                                                                                                                        |    |   |         |             |       |
| <pre>cudaMemcpy(d_c, h_c, N*sizeof(int), cudaMemcpyHostToDevice); // Copy data from Host to Device for vector c</pre>                                                                                                                                                                                        |    |   |         |             |       |
| /************* 4. Kernel lauch to execute vector addition on Device ************************************                                                                                                                                                                                                     |    |   |         |             |       |
| <pre>/*Vector Addition using many thread blocks*/   vecAdd_kernel_UsingManyBlocks&lt;&lt;&lt;2, 8&gt;&gt;&gt;(d_a, d_b,   d c, N);</pre>                                                                                                                                                                     |    |   |         |             |       |
| /*************************************                                                                                                                                                                                                                                                                       |    |   |         |             |       |
| /********* Validate whether CPU and GPU results are matching or NOT ***********************************                                                                                                                                                                                                      |    |   |         |             |       |
| for(i = 0; i < N; i++)                                                                                                                                                                                                                                                                                       |    |   |         |             |       |
| {                                                                                                                                                                                                                                                                                                            |    |   |         |             |       |
| <pre>printf("\n hr_c[%d] = %d", i, hr_c[i]);</pre>                                                                                                                                                                                                                                                           |    |   |         |             |       |
| } /* 6. Free CPU memory*/                                                                                                                                                                                                                                                                                    |    |   |         |             |       |
| free(h_a);                                                                                                                                                                                                                                                                                                   |    |   |         |             |       |
| free(h_b);                                                                                                                                                                                                                                                                                                   |    |   |         |             |       |
| free(h_c);                                                                                                                                                                                                                                                                                                   |    |   |         |             |       |
| free(hr_c);                                                                                                                                                                                                                                                                                                  |    |   |         |             |       |
| /* 6. Free GPU memory*/                                                                                                                                                                                                                                                                                      |    |   |         |             |       |
| cudaFree(d_a);                                                                                                                                                                                                                                                                                               |    |   |         |             |       |
| <pre>cudaFree(d_b);</pre>                                                                                                                                                                                                                                                                                    |    |   |         |             |       |
| <pre>cudaFree(d_c);</pre>                                                                                                                                                                                                                                                                                    |    |   |         |             |       |
| return(0);                                                                                                                                                                                                                                                                                                   |    |   |         |             |       |
| }                                                                                                                                                                                                                                                                                                            |    |   |         |             |       |
| 17 Relate and discuss streaming multiprocessors and warps in the process of execution of a kernel.  • GPU cores are essentially vector processing units, capable of                                                                                                                                          |    |   |         |             |       |
| applying the same instruction on a large collection of operands. So, when a kernel is run on a GPU core, the same instruction sequence is synchronously executed by a large collection of processing units called streaming processors, or SPs.  • A group of SPs that execute under the control of a single | 12 | 3 | CO<br>3 | 2<br>&<br>3 | 4.2.1 |
| control unit is called a streaming multiprocessor, or SM.                                                                                                                                                                                                                                                    |    |   |         |             |       |

Register number A GPU can contain multiple SMs, each running each own kernel. Since each thread runs on its own SP, we will refer to SPs as cores (Nvidia documentation calls them CUDA cores), although a more purist approach would be to treat SMs as Nvidia calls this execution model Single-Instruction, Multiple Threads (SIMT). SIMT is analogous to SIMD. The only major difference is that in SIMT the size of the "vector" on which the processing elements operate is determined by the software, i.e., the block size. The computational power of a GPU (and consequently, its target market) is largely determined, at least within the members of a family, by the number of SMs available. As an example, Table 6.2 lists a number of legacy, Fermi, Kepler, and Maxwell-class GPU offerings Threads are scheduled to run on an SM as a block. The threads in a block do not run concurrently, though. Instead they are executed in groups called warps. The size of a warp is hardware-specific. The current CUDA GPUs use a warp size of 32. At any time instance and based on the number of CUDA cores in an SM, we can have 32 threads active (one full active warp), 16 threads active (a half-warp active), or 8 threads active (a quarter-warp active). The benefit of interleaving the execution of warps (or their parts) is to hide the latency associated with memory access, which can be significantly high. An SM can switch seamlessly between warps (or half- or quarter-warps) as each thread gets its own set of registers. Each thread actually gets its own private execution context that is maintained on-chip. Each SM can have multiple warp schedulers, e.g., in Kepler there are four. This means that up to four independent instruction sequences from four warps can be issued simultaneously Once an SM completes the execution of all the threads in a block, it switches to a different block in the grid. In reality, each SM may have a large number of resident blocks and resident warps, i.e., executing concurrently. In compute capability 3.x devices, each SM has 192 CUDA cores. So, how can we maximize the utilization of an SM if only 32 threads are active at any time? Obviously the answer is that we cannot, unless we have multiple warps running on the SM. Each SM of a compute capability 3.x device has four warp schedulers, which means it can direct four different instruction sequences. This would still leave 192 - 4 \* 32 = 64 cores unused. These are utilized by the SM for running more warps in case there is a stall. 18 Describe the characteristics of constant memory as (i) constant memory as caching (ii) constant memory as broadcast Constant memory is a form of virtual addressing of global CO memory. 12 3 & 4.2.1 There is no special reserved constant memory block. Constant memory has two special properties you might be interested in. • First, it is cached,

- and second, it supports broadcasting a single value to all the elements within a warp.
- Constant memory, as its name suggests, is for read-only memory.
- This is memory that is either declared at compile time as read only or defined at runtime as read only by the host.
- On compute 1.x devices (pre-Fermi), constant memory has the property of being cached in a small 8K L1 cache, so subsequent accesses can be very fast.
- This is providing that there is some potential for **data reuse** in the memory pattern the application is using. It is also highly optimized for **broadcast access** such that threads accessing the same memory address can be serviced in a single cycle.
- With a 64 K segment size and an 8 K cache size, you have an 8:1 ratio of memory size to cache, which is really very good.
- If you can contain or localize accesses to 8 K chunks within this constant section you'll achieve very good program performance. On certain devices you will find localizing the data to even smaller chunks will provide higher performance.
- With a nonuniform access to constant memory a cache miss results in N fetches from global memory in addition to the fetch from the constant cache.
- Thus, a memory pattern that **exhibits poor locality and/or poor data reuse** should not be accessed as constant memory.
- Also, each divergence in the memory fetch pattern causes serialization in terms of having to wait for the constant memory.
- Thus, a warp with 32 separate fetches to the constant cache would take at least 32 times longer than an access to a single data item. This would grow significantly if it also included cache misses.
- Single-cycle access is a huge improvement on the several hundred cycles required for a fetch from global memory.
- However, the several hundred-cycle access to global memory will likely be hidden by task switches to other warps, if there are enough available warps for the SM to execute.
- Thus, the benefit of using constant memory for its cache properties relies on the time taken to fetch data from global memory and the amount of data reuse the algorithm has.
- As with shared memory, the low-end devices have much less global memory bandwidth, so they benefit proportionally more from such techniques than the high-end devices.
- As broadcast
- Constant memory has one very useful feature. It can be used for the purpose of distributing, or broadcasting, data to every thread in a warp.
- This broadcast takes place in just a single cycle, making this ability very useful.
- In comparison, a coalesced access to global memory on compute 1.x hardware would require a memory fetch taking hundreds of cycles of latency to complete. Once it has arrived from the memory subsystem, it would be distributed in the same manner to all threads, but only after a significant wait for the memory subsystem to provide the data. Unfortunately, this is an all too common problem, in that memory speeds have failed to keep pace with processor clock speeds.
- By using the broadcast mechanism, which is also present on

Fermi for L2 cache—based accesses, you can distribute data very quickly to multiple threads within a warp.

- This is particularly useful where you have some common transformation being performed by all threads.
- Each thread reads element N from constant memory, which triggers a broadcast to all threads in the warp.
- Some processing is performed on the value fetched from constant memory, perhaps in combination with a read/write to global memory. You then fetch element N + 1 from constant memory, again via a broadcast, and so on. As the constant memory area is providing almost L1 cache speeds, this type of algorithm works well.





**Approved by Audit Professor/ Course Coordinator** 

Register number \_\_\_\_\_